Basavarajeswari Group of Institutions

**2022 SCHEME** 

## BALLARI INSTITUTE OF TECHNOLOGY & MANAGEMENT

(Autonomous Institute under Visvesvaraya Technological University, Belagavi)

| USN |  |  |  |  |  | Course Code | <br>, | 2 B | E | E | 13 | / | 23 |  |
|-----|--|--|--|--|--|-------------|-------|-----|---|---|----|---|----|--|
|     |  |  |  |  |  |             |       |     |   |   |    |   |    |  |

First/Second Semester B.E. Degree Summer Semester Examinations, September/October 2025

|                                                                                                                                         |           | BASIC ELECTRONICS                                                                                                                           |                 |              |  |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|--|--|--|--|--|--|
| Dur                                                                                                                                     | ation     | : 3 hrs                                                                                                                                     | Max. Marks: 100 |              |  |  |  |  |  |  |
| Note: 1. Answer any FIVE full questions, choosing ONE full question from each module. 2. Missing data, if any, may be suitably assumed. |           |                                                                                                                                             |                 |              |  |  |  |  |  |  |
| <u>Q.</u>                                                                                                                               | <u>No</u> | <u>Question</u>                                                                                                                             | <u>Marks</u>    | (RBTL:CO:PI) |  |  |  |  |  |  |
|                                                                                                                                         |           | Module-1                                                                                                                                    |                 |              |  |  |  |  |  |  |
| 1.                                                                                                                                      | a.        | With a neat circuit diagram and waveform, explain the operation of full-wave centre-tapped rectifier.                                       | 06              | (2:1:1.3.1)  |  |  |  |  |  |  |
|                                                                                                                                         | b.        | With relevant equations explain DC-load line analysis of a diode.                                                                           | 06              | (2:1:1.3.1)  |  |  |  |  |  |  |
|                                                                                                                                         | c.        | What is PN junction? Explain PN junction diode under forward biased and reverse biased condition.                                           | 08              | (2:1:1.3.1)  |  |  |  |  |  |  |
| (OR)                                                                                                                                    |           |                                                                                                                                             |                 |              |  |  |  |  |  |  |
| 2.                                                                                                                                      | a.        | Explain the working of DC power supply with a neat block diagram.                                                                           | 06              | (2:1:1.3.1)  |  |  |  |  |  |  |
|                                                                                                                                         | b.        | Explain how Zener diode can be used as a voltage regulator with a load.                                                                     | 06              | (2:1:1.3.1)  |  |  |  |  |  |  |
|                                                                                                                                         | c.        | Describe the working of a RC- $\pi$ filter for a full wave rectifier with neat diagram and necessary waveforms.                             | 08              | (2:1:1.3.1)  |  |  |  |  |  |  |
| Module-2                                                                                                                                |           |                                                                                                                                             |                 |              |  |  |  |  |  |  |
| 3.                                                                                                                                      | a.        | List out the difference between Common Emitter (CE), Common Collector (CB), and Common Collector (CC) configuration modes of a transistors. | 06              | (2:2:1.3.1)  |  |  |  |  |  |  |
|                                                                                                                                         | b.        | Explain Common Emitter configuration of NPN transistor with a neat diagram.                                                                 | 06              | (2:2:1.3.1)  |  |  |  |  |  |  |
|                                                                                                                                         | c.        | Define BJT. Give Symbol and layer diagram of NPN and PNP Transistor with its terminal voltages and currents.                                | 08              | (2:2:1.3.1)  |  |  |  |  |  |  |
| (OR)                                                                                                                                    |           |                                                                                                                                             |                 |              |  |  |  |  |  |  |
| 4.                                                                                                                                      | a.        | Define FET. List out the difference between BJT and FET.                                                                                    | 06              | (2:2:1.3.1)  |  |  |  |  |  |  |
|                                                                                                                                         | b.        | Explain n-channel FET with a neat diagram.                                                                                                  | 06              | (2:2:1.3.1)  |  |  |  |  |  |  |
|                                                                                                                                         | c.        | Explain the working of enhancement mode of n-channel FET along with its characteristics.                                                    | 08              | (2:2:1.3.1)  |  |  |  |  |  |  |
| Module-3                                                                                                                                |           |                                                                                                                                             |                 |              |  |  |  |  |  |  |
| 5.                                                                                                                                      | a.        | Define Op-Amp. Give the symbol and pin diagram of the same.                                                                                 | 06              | (2:3:1.3.1)  |  |  |  |  |  |  |
|                                                                                                                                         | b.        | List and explain the ideal characteristics of OP-AMP.                                                                                       | 06              | (2:3:1.3.1)  |  |  |  |  |  |  |
|                                                                                                                                         | c.        | Derive the output voltage equation of an inverting amplifier and non-inverting amplifier.                                                   | 08              | (2:3:1.3.1)  |  |  |  |  |  |  |
|                                                                                                                                         |           | $(\mathbf{OR})$                                                                                                                             |                 |              |  |  |  |  |  |  |

Explain how OP-AMP can be used as a voltage follower with a neat **6.** 06 (2:3:1.3.1) wave form. Explain how OP-AMP can be used as a comparator. 06 (2:3:1.3.1) b. Explain how OP-AMP can be used as an integrator and differentiator 08 (2:3:1.3.1)with a neat wave form. **Module-4** 7. Convert following: (i) 76.57<sub>(8)</sub> into\_\_\_\_\_<sub>(16)</sub> (ii) D5.A <sub>(16)</sub> into\_\_\_\_<sub>(8)</sub> **06** (2:4:1.3.1) State and prove Demorgan's theorems. **06** (2:4:1.3.1)b. Convert the following into Canonical forms: **08** (2:4:1.3.1) (i) f(A,B,C)=AC+AB+BC (ii) F(A,B,C)=(A+B).(B+C).(A+C)(OR) 8. Define SOP and POS, and write the minterm and Maxterm for the given 06 (2:4:1.3.1) a. truth table.  $\mathbf{Y}$ A В 0 0 0 0 1 1 0 1 Draw the symbols and truth table and equation for all logic gates. 06 (2:4:1.3.1)Design and draw full-adder circuit using logic gates. **08** (2:4:1.3.1) **Module-5** Define embedded system. With a neat block diagram, explain elements of 9. 06 (2:5:1.3.1) a. an embedded System. Explain the classification of embedded system with a neat diagram. 06 (2:5:1.3.1)b. List the difference between embedded systems Vs general computing **08** (2:5:1.3.1) system. (OR) List out the difference between microprocessor Vs microcontroller. 10. **06** (2:5:1.3.1)Explain the block diagram of general communication system. **06** (2:5:1.3.1)Explain the different types of modulation techniques with neat wave **08** (2:5:1.3.1)forms.

\*\* \*\* \*\*